Richard Hartley

(Author)

Digit-Serial Computation (1995)Hardcover - 1995, 31 May 1995

Digit-Serial Computation (1995)
Qty
1
Turbo
Ships in 2 - 3 days
In Stock
Free Delivery
Cash on Delivery
15 Days
Free Returns
Secure Checkout
Buy More, Save More
Part of Series
The Springer International Engineering and Computer Science
Part of Series
Kluwer International Series in Engineering & Computer Science
Part of Series
International Series in Engineering and Computer Science
Part of Series
VLSI, Computer Architecture and Digital Signal Processing
Part of Series
Kluwer International Series in Engineering and Computer Scie
Part of Series
Springer International Series in Engineering and Computer Sc
Print Length
306 pages
Language
English
Publisher
Springer
Date Published
31 May 1995
ISBN-10
0792395735
ISBN-13
9780792395737

Description

Digital signal processing (DSP) is used in a wide range of applications such as speech, telephone, mobile radio, video, radar and sonar. The sample rate requirements of these applications range from 10 KHz to 100 MHz. Real time implementation of these systems requires design of hardware which can process signal samples as these are received from the source, as opposed to storing them in buffers and processing them in batch mode. Efficient implementation of real- time hardware for DSP applications requires study of families of architectures and implementation styles out of which an appropriate architecture can be selected for a specified application. To this end, the digit-serial implementation style is proposed as an appropriate design methodology for cases where bit-serial systems cannot meet the sample rate requirements, and bit-parallel systems require excessive hardware. The number of bits processed in a clock cycle is referred to as the digit-size. The hardware complexity and the achievable sample rate increase with increase in the digit-size. As special cases, a digit- serial system is reduced to bit-serial or bit-parallel when the digit-size is selected to equal one or the word-length, respectively. A family of implementations can be obtained by changing the digit-size parameter, thus permitting an optimal trade-off between throughput and size. Because of their structured architecture, digit-serial designs lend themselves to automatic compilation from algorithmic descriptions. An implementation of this design methodology, the Parsifal silicon compiler was developed at the General Electric Corporate Research and Development laboratory.

Product Details

Authors:
Richard HartleyKeshab K Parhi
Book Edition:
1995
Book Format:
Hardcover
Country of Origin:
US
Date Published:
31 May 1995
Dimensions:
23.39 x 15.6 x 1.91 cm
ISBN-10:
0792395735
ISBN-13:
9780792395737
Language:
English
Location:
New York, NY
Pages:
306
Publisher:
Weight:
630.49 gm

Related Categories


Need Help?
+971 6 731 0280
support@gzb.ae

About UsContact UsPayment MethodsFAQsShipping PolicyRefund and ReturnTerms of UsePrivacy PolicyCookie Notice

VisaMastercardCash on Delivery

© 2024 White Lion General Trading LLC. All rights reserved.