Amit Gupta

(Author)

Design of Fast, Low Power 16-bit Multiplier using Vedic MathematicsPaperback, 7 July 2012

Design of Fast, Low Power 16-bit Multiplier using Vedic Mathematics
Qty
1
Turbo
Ships in 2 - 3 days
In Stock
Free Delivery
Cash on Delivery
15 Days
Free Returns
Secure Checkout
Buy More, Save More
Turbo Shipping
Print Length
156 pages
Language
English
Publisher
LAP Lambert Academic Publishing
Date Published
7 Jul 2012
ISBN-10
3659171190
ISBN-13
9783659171192

Description

Low power, high speed binary multiplier is an essential component of digital computers. Many architectures of multiplier based on Booth multiplication and array multiplication algorithms have been implemented. The array multiplier using Wallace tree structure is reported to be fastest and requiring minimum hardware. The speed of a binary multiplier is dominantly determined by the speed of adders used in the multiplier. This work describes a new 20-transistor low power high speed hybrid CMOS full adder and a new carry skip adder suitable for use in multipliers. A new modular design method for design of n x n multipliers using Vedic algorithm for multiplication has been proposed. The proposed design method uses more number of gates than array multiplier using Wallace tree but offers the advantages of simple and systematic interconnection scheme and maximum design reuse.

Product Details

Author:
Amit Gupta
Book Format:
Paperback
Country of Origin:
US
Date Published:
7 July 2012
Dimensions:
22.86 x 15.24 x 0.91 cm
ISBN-10:
3659171190
ISBN-13:
9783659171192
Language:
English
Location:
Saarbrucken
Pages:
156
Weight:
235.87 gm

Need Help?
+971 6 731 0280
support@gzb.ae

About UsContact UsPayment MethodsFAQsShipping PolicyRefund and ReturnTerms of UsePrivacy PolicyCookie Notice

VisaMastercardCash on Delivery

© 2024 White Lion General Trading LLC. All rights reserved.